Difference between revisions of "Template:Opcode"

From GbdevWiki
Jump to: navigation, search
Line 5: Line 5:
  
 
'''Arithmetic and logical:''' [[ADD]] - [[ADD (16-bit) including LD HL,SP+nn]] - [[ADC]] - [[AND]] - [[CP]] - [[CPL]] - [[DAA]] - [[DEC]] - [[DEC and INC (16-bit)]] - [[INC]] - [[SBC]] - [[SUB]] - [[OR]] - [[XOR]] <br />
 
'''Arithmetic and logical:''' [[ADD]] - [[ADD (16-bit) including LD HL,SP+nn]] - [[ADC]] - [[AND]] - [[CP]] - [[CPL]] - [[DAA]] - [[DEC]] - [[DEC and INC (16-bit)]] - [[INC]] - [[SBC]] - [[SUB]] - [[OR]] - [[XOR]] <br />
'''Load:''' [[LD (8-bit)]] - [[LD (16-bit)]]
+
'''Load:''' [[LD (8-bit)]] - [[LD (16-bit)]] <br />
 +
'''Extended Set:''' [[BIT]] - [[RES]] - [[RL]] - [[RLC]] - [[RR]] - [[RRC]] - [[SET]] - [[SLA]] - [[SRA]] - [[SRL]] - [[SWAP]]
  
 
</div>
 
</div>

Revision as of 12:22, 25 May 2012

This is an article about the GB-Z80 CPU.

Opcodes:

Arithmetic and logical: ADD - ADD (16-bit) including LD HL,SP+nn - ADC - AND - CP - CPL - DAA - DEC - DEC and INC (16-bit) - INC - SBC - SUB - OR - XOR
Load: LD (8-bit) - LD (16-bit)
Extended Set: BIT - RES - RL - RLC - RR - RRC - SET - SLA - SRA - SRL - SWAP